# NANO LETTERS

# Sustained Sub-60 mV/decade Switching via the Negative Capacitance Effect in MoS<sub>2</sub> Transistors

Felicia A. McGuire,<sup>†</sup> Yuh-Chen Lin,<sup>†</sup> Katherine Price,<sup>†</sup> G. Bruce Rayner,<sup>‡</sup> Sourabh Khandelwal,<sup>||</sup> Sayeef Salahuddin,<sup>§</sup> and Aaron D. Franklin\*<sup>,†,⊥</sup><sub>0</sub>

<sup>†</sup>Department of Electrical and Computer Engineering, Duke University, Durham, North Carolina 27708, United States

<sup>‡</sup>Kurt J. Lesker, Company, Pittsburgh, Pennsylvania 15025, United States

<sup>§</sup>Department of Electrical Engineering and Computer Science, University of California - Berkeley, Berkeley, California 94720, United States

Department of Science and Engineering, Macquarie University, Sydney, NSW 2109, Australia

<sup>1</sup>Department of Chemistry, Duke University, Durham, North Carolina 27708, United States

**Supporting Information** 

ABSTRACT: It has been shown that a ferroelectric material integrated into the gate stack of a transistor can create an effective negative capacitance (NC) that allows the device to overcome "Boltzmann tyranny". While this switching below the thermal limit has been observed with Si-based NC field-effect transistors (NC-FETs), the adaptation to 2D materials would enable a device that is scalable in operating voltage as well as size. In this work, we demonstrate sustained sub-60 mV/dec switching, with a minimum subthreshold swing (SS) of 6.07



mV/dec (average of 8.03 mV/dec over 4 orders of magnitude in drain current), by incorporating hafnium zirconium oxide (HfZrO<sub>2</sub> or HZO) ferroelectric into the gate stack of a MoS<sub>2</sub> 2D-FET. By first fabricating and characterizing metalferroelectric-metal capacitors, the MoS<sub>2</sub> is able to be transferred directly on top and characterized with both a standard and a negative capacitance gate stack. The 2D NC-FET exhibited marked enhancement in low-voltage switching behavior compared to the 2D-FET on the same MoS<sub>2</sub> channel, reducing the SS by 2 orders of magnitude. A maximum internal voltage gain of  $\sim$ 28× was realized with  $\sim 12$  nm thick HZO. Several unique dependencies were observed, including threshold voltage ( $V_{th}$ ) shifts in the 2D NC-FET (compared to the 2D-FET) that correlate with source/drain overlap capacitance and changes in HZO (ferroelectric) and HfO<sub>2</sub> (dielectric) thicknesses. Remarkable sub-60 mV/dec switching was obtained from 2D NC-FETs of various sizes and gate stack thicknesses, demonstrating great potential for enabling size- and voltage-scalable transistors.

**KEYWORDS:** Negative capacitance, ferroelectric, MoS<sub>2</sub>, 2D, field-effect transistor, steep switching, HfZrO<sub>2</sub>, HZO

etal-oxide-semiconductor field-effect transistor (MOS-FET) scaling has been impeded over the past decade by the inability to scale the operating voltage ( $V_{\rm DD}$ ), resulting in excess heat generated during switching.<sup>1-3</sup> Essential to scaling  $V_{\rm DD}$  is the subthreshold swing (SS), a metric of how effectively the applied gate voltage  $(V_{\rm gs})$  can modulate the drain current  $(I_d)$  by 1 order of magnitude, or one decade (dec). The SS is thermally limited to 60 mV/dec at room temperature with normal dielectric materials because of the nonscalable Boltzmann factor (kT/q), where k is the Boltzmann constant, T is the temperature, and q is the elementary electronic charge. In 2008, it was theorized that, if a ferroelectric material were incorporated into the transistor gate stack, it would create an effective negative capacitance where the insulator capacitance  $(C_{ins})$  becomes negative while the substrate capacitance  $(C_s)$ remains positive and the body factor,  $(1 + C_s/C_{ins})$  reduces below 1.4

$$SS = \frac{\partial V_{gs}}{\partial (\log_{10} I_{d})} = \frac{\partial V_{gs}}{\partial \psi_{s}} \frac{\partial \psi_{s}}{\partial (\log_{10} I_{d})} = \left(1 + \frac{C_{s}}{C_{ins}}\right)$$
$$\times \left(\frac{kT}{q} \ln 10\right)$$
(1)

This would amplify the modulation of the surface potential in the channel ( $\psi_s$ ) over  $V_{gs}$  and allow the SS to fall below 60 mV/ dec, giving rise to steep switching and, potentially, low-voltage operation.

The incorporation of ferroelectrics into FETs to harness the NC effect and overcome "Boltzmann tyranny" has shown tremendous progress.<sup>5</sup> To date, sub-60 mV/dec switching has been observed mainly with silicon-based MOSFETs (NC-

Received: April 14, 2017 Revised: July 6, 2017 Published: July 10, 2017



**Figure 1.** 2D negative capacitance FET with sub-60 mV/dec switching. (a) 2D NC-FET device schematic illustrating characterization configuration. (b) STEM image showing the layers and thicknesses of the gate stack, the individual MoS<sub>2</sub> layers, and a portion of the Ni electrode. (c) Falsecolored, tilted SEM image of MoS<sub>2</sub> channel and contacts (20 nm Ni) over MFM-oxide gate stack. (d) Subthreshold curve of 2D NC-FET plotted with gate leakage current. (e) Dramatic increase in  $V_{int}$  with respect to the applied  $V_{NC}$  occurring in the region of sub-60 mV/dec switching as is characteristic of the NC effect. (f) Point-by-point subthreshold swing (SS) vs drain current showing the sub-60 mV/dec switching extending over more than four decades.

FETs) using ferroelectrics ranging from lead zirconium titanate (PZT) to CMOS-compatible, doped-HfO<sub>2</sub>.<sup>6–18</sup> These devices have achieved internal voltage gains greater than 6× the applied  $V_{\rm gs}$ , allowing for sub-60 mV/dec switching at room temperature.<sup>7,19–22</sup> The realization of this enhanced switching behavior is achieved by simply incorporating an additional layer of ferroelectric material into the gate stack of existing, state-of-the-art MOSFETs.<sup>15,16</sup>

Some of the most encouraging recent progress in Si-based NC-FETs has been a result of the CMOS-compatible HZO ferroelectric. Doped hafnium oxide thin films are simple, binary oxides with a nonperovskite crystal structure and relatively low permittivities that can be grown using atomic layer deposition (ALD) processes.<sup>23–26</sup> Ferroelectricity has been demonstrated in yttrium-, silicon-, and zirconium-doped hafnium oxides.<sup>24,27,28</sup> Zr-doped HfO<sub>2</sub> films are favored for integration into CMOS technology for chemical and physical similarities to HfO<sub>2</sub> and low crystallization temperatures. With top and bottom titanium nitride (TiN) electrodes, Zr-doped HfO<sub>2</sub> films have been found to exhibit the largest remnant polarizations when in a 1:1 Hf:Zr ratio, HfZrO<sub>2</sub>, or HZO.<sup>29</sup> Moreover, HZO exhibits an inverse scaling behavior of polarization versus thickness compared to other prominent ferroelectrics; for HZO, polarization is enhanced as the thickness is scaled down.<sup>23</sup>

While the progress made toward low-voltage, NC-FETs is very encouraging, the Si-based channels are rapidly approaching physical scaling limits.<sup>23</sup> Maintaining electrostatic control becomes uncertain, regardless of the gating effect, especially as technology approaches the 5 nm node within the next 5–10 years. Replacing the Si channel with a two-dimensional (2D) material, such as a 2D transition metal dichalcogenide (TMD), is one path that has shown promise for overcoming the issues that plague the conventional dimensional scaling of transistors. 2D TMDs have been studied as channel materials in 2D-FETs for the numerous benefits they provide, with the most

promising being their atomic thinness that enables aggressive scaling via enhanced electrostatic control of the channel.<sup>3,30–36</sup> Replacing the 3D Si-channel with a 2D material can also improve the stability of  $C_{\rm sr}$ , as 2D materials offer increased surface area to volume ratio, creating a more pronounced NC-effect.<sup>37,38</sup> There is one recent report of integrating a ferroelectric in the gate stack of a 2D MoS<sub>2</sub> FET to create a 2D NC-FET, which did in fact yield sub-60 mV/dec switching. However, the demonstrated device used an unstable polymeric ferroelectric that led to rapid degradation of the device and the inability to fully characterize its behavior, including such critical aspects as hysteresis.<sup>39</sup> Replacing the ferroelectric polymer with a more technologically relevant, reliable ferroelectric, like doped-hafnium oxides, is needed to study the true performance and operation of such 2D NC-FETs.

In this work, 2D NC-FETs are demonstrated that combine 2D MoS<sub>2</sub> channels with HZO ferroelectrics to yield stable and reproducible sub-60 mV/dec switching over multiple decades of current. The stability of  $C_s$  enables an internal voltage gain of the applied  $V_{gs}$  by 28×, allowing the abrupt transition between on- and off-states at SS as low as ~6 mV/dec. The reliability of the NC-effect is demonstrated across devices of multiple channel lengths  $(L_{ch})$  and different MoS<sub>2</sub> flakes. An interesting dependence of the 2D NC-FET hysteresis and subthreshold swing on drain-source bias is observed. Also, the relationship between HZO thickness and resultant threshold voltage is revealed, showing encouraging capability to realize 2D NC-FETs that can fully operate at low voltage. Additionally, we compare the performance of a 2D-FET to that of a 2D NC-FET from the same MoS<sub>2</sub> channel, showing an improvement in the SS of 2 orders of magnitude.

To most fully realize ferroelectricity in HZO films, appropriate capping layers must be used with an annealing step to drive formation of the orthorhombic crystal phase.<sup>23</sup> To fabricate the 2D NC-FETs, TiN metallic electrodes were used to sandwich the HZO, with the topmost TiN layer (between

#### **Nano Letters**

the HZO and HfO<sub>2</sub> layers in Figure 1a) serving as the internal gate electrode ( $V_{int}$ ). Details of the fabrication process are included in Figure S1, where the metal-ferroelectric-metal (MFM) capacitors are first fabricated using atomic layer deposition (ALD). After characterization of the MFM capacitors to ensure ferroelectric behavior (see Figure S2), a HfO<sub>2</sub> gate dielectric layer was grown over the MFM capacitors via ALD. 2D flakes of MoS<sub>2</sub> were mechanically exfoliated over the HfO<sub>2</sub>-coated MFM capacitors, with thickness confirmation from atomic force microscopy (AFM). Contacts, leads, and source/drain pads were established with electron beam lithography (EBL). Thicknesses for each layer were extracted from cross-sectional scanning transmission electron microscopy (STEM) imaging, as shown in Figure 1b.

The  $V_{int}$  electrode (top TiN layer in the MFM stack) was previously shown to be crucial for mitigating interfacial effects that can arise between the ferroelectric and the gate oxide.<sup>39</sup> The inclusion of this layer in the present device structures also allowed for characterization of the same MoS<sub>2</sub> channel as a traditional, bottom-gated 2D-FET for comparison to a 2D NC-FET. Additionally, the  $V_{int}$  layer allowed for monitoring of the internal voltage gain (change in  $V_{int}$  versus change in applied  $V_{gs}$ ) during the operation of the 2D NC-FET. The ferroelectric performance of the TiN-HZO-TiN MFM capacitors used in this study is shown in their polarization versus electric field (P-E) properties found in Figure S2. The general layout of the devices is given in the scanning electron microscopy (SEM) image in Figure 1c, where multiple  $L_{ch}$  were included on the same MoS<sub>2</sub> flake.

The subthreshold characteristics of a 2D NC-FET with an MoS<sub>2</sub> thickness of ~5 nm [having 12.3 nm HZO, 22.8 nm HfO<sub>2</sub>, 1  $\mu$ m channel length ( $L_{ch}$ ), and drain-source bias ( $V_{ds}$ ) of 0.1 V] are given in Figure 1d–f. Here,  $V_{\rm NC}$  is the gate,  $V_{\rm S}$  is the grounded source, and  $V_{\rm int}$  is a floating gate that allowed the voltage at the  $V_{int}$  electrode to be measured. The SS falls below the thermal limit for over 4 decades of current, with a minimum of 6.07 mV/dec and average of 8.03 mV/dec. Along with the drop in  $I_{\rm d}$  at about the threshold voltage  $(V_{\rm th})$ , there is a simultaneous spike in the leakage current  $(I_{e})$  that is attributed to the amplified gate field across the oxide. In fact, this amplification is seen through the change in the voltage on  $V_{\rm int}$ with respect to the change in applied gate voltage  $(V_{\rm NC})$ , which increases  $\sim 28 \times$  in the region of sub-60 mV/dec switching, as shown in Figure 1e. The gain observed at  $V_{int}$  with the 2D NC-FET is a dramatic increase over that observed from 3D NC-FETs, which generally demonstrate a maximum improvement of less than 7x.<sup>4,6,7</sup> This is partially attributed to the more stable  $C_s$  from the 2D MoS<sub>2</sub> that enables the realization of the NC effect.

The abrupt and dramatic switching behavior displayed in Figure 1d is a direct effect of integrating a ferroelectric layer into the gate stack. This is explained mathematically through the Landau–Khalatnikov (L–K) equation, which relates the polarization to the applied field, the voltage across the ferroelectric ( $V_{\rm Fe}$ ), and the ferroelectric thickness ( $t_{\rm Fe}$ ):

$$E = 2aP + 4bP^{3} + 6cP^{5} = \frac{V_{\rm Fe}}{t_{\rm Fe}}$$
(2)

The  $\alpha$  parameter is material- and temperature-dependent, while  $\beta$  and  $\gamma$  are strictly material-dependent parameters. For ferroelectric operation,  $\alpha$  has a negative value, while  $\beta$  can be either positive or negative.  $\gamma$  is considered to be always positive.

Simulations using the L–K equation show a brief region where the voltage across the ferroelectric is of opposite polarity to that of the applied voltage, indicating the negative capacitance effect that produces steep switching.<sup>4,6</sup> This also explains the observed voltage amplification behavior. With the ferroelectric in series with the 2D-FET (shown in Figure 2), the change in



**Figure 2.** Voltage and capacitor network in 2D NC-FET. (a) Device schematic split into the metal-ferroelectric-metal (MFM) capacitor and the 2D-FET. Indicated in red are some of the sources of parasitic behavior in the device, including overlap capacitance between the source/drain and  $V_{\rm int}$  ( $C_{\rm ovs}$  and  $C_{\rm ovd}$ ), fixed charges, and interface traps (with associated  $C_{\rm it}$ ). (b) Diagram of the 2D NC-FET gate stack showing the primary voltages and capacitances. Note that the  $C_{\rm 2D-FET}$  includes the capacitance from the HfO<sub>2</sub> gate dielectric as well as the capacitance from the MoS<sub>2</sub> channel ( $C_{\rm s}$ ).

the applied voltage  $(V_{\rm NC})$  can be written as the sum of the differential voltages between the ferroelectric material  $(dV_{\rm Fe})$  and the 2D-FET  $(dV_{\rm int})$ :

$$dV_{\rm NC} = dV_{\rm Fe} + dV_{\rm int} \tag{3}$$

Thus, a change in  $dV_{\rm Fe}$  opposite in polarity to that of the applied  $V_{\rm NC}$  causes the differential potential felt at the 2D channel  $(dV_{\rm int})$  to be larger than  $V_{\rm NC}$ .

Further characterization of these 2D NC-FETs revealed some interesting dependencies on  $V_{dst}$  as seen in Figure 3. All  $V_{\rm ds}$  conditions achieved sub-60 mV/dec switching; however, a larger applied  $V_{ds}$  produced a lower minimum SS and a larger range over which steep switching occurred. A similar observation was made for the hysteresis – as  $V_{\rm ds}$  increased, hysteresis decreased until negligible. The effect of  $V_{\rm ds}$  on hysteresis can be explained as a drain-side switching phenomenon, where a reduction in  $V_{\rm NC}$  causes the gate-todrain voltage  $(V_{\rm gd})$  to rise. The overlap in the device structure (source and drain contacts are overlapping the gate stack as shown in Figure 1a) prompts the largest field to drop at the drain. At some  $V_{\rm gd\prime}$  the ferroelectric switching depletes the region under the drain, creating an abrupt decrease in  $I_{\rm d}$ . With larger  $V_{ds}$ , the depletion occurs much closer to  $V_{th}$ , lowering the hysteresis. This drain-side switching effect can be mitigated by employing a self-aligned gate, which minimizes the overlap between the gate and drain to reduce the impact of the drain on channel switching.

An additional aspect of the hysteretic behavior in these devices is that the sub-60 mV/dec switching occurs exclusively on the negative sweep, whereas the positive sweep exhibits a more traditional subthreshold response. This asymmetry in the curves based on sweep direction results from the presence of charge traps in the gate stack heterostructure, which minimize polarization effects by screening the electric field. After the traps have been neutralized, the ferroelectric becomes polarized, resulting in the abrupt jump that is able to be observed in the reverse sweep. However, for the positive sweep,



**Figure 3.** Drain bias-dependent behaviors of hysteresis and SS in 2D NC-FETs. (a) Hysteretic subthreshold curves of a 2D NC-FET at increasing  $V_{ds}$  ( $L_{ch} = 1 \ \mu m$ ). (b) Point-by-point subthreshold swing vs drain current showing decreasing SS with increasing  $V_{ds}$ . (c) Top: decrease in hysteresis with increasing  $V_{ds}$ . The hysteresis was measured at  $I_d = 10^{-9}$  A. Bottom: minimum SS dependence on  $V_{ds}$ .

any such rapid polarization is stifled by the emptying/charging of traps that leads to a more gradual switching behavior.

The subthreshold performance of a MoS<sub>2</sub> 2D-FET with ~8 nm MoS<sub>2</sub> is compared to that of the respective 2D NC-FET (on the same MoS<sub>2</sub> channel) in Figure 4. Note that characterization of the 2D-FET was accomplished by using  $V_{\rm int}$  as the gate electrode. Comparison of the same 500 nm channel transistor at  $V_{\rm ds}$  = 1 V demonstrates the more advantageous switching behavior of the 2D NC-FET. A dramatic improvement of almost 2 orders of magnitude is seen in the SS of the 2D NC-FET (minimum SS = 8.5 mV/dec) when compared to that of the 2D-FET (minimum SS = 161 mV/dec). Direct comparison of these devices shows the improvement in subthreshold characteristics produced from the NC-effect, and it indicates that any detrimental interfacial effects were minimized. In all, Figure 4 suggests improvement in subthreshold characteristics is strictly due to the addition of the ferroelectric layer and the realization of the NC effect.

The HZO thickness of the device in Figure 4 was increased from 12.3 to 18.6 nm to avoid any unfavorable effects from nonuniform HZO deposition across the wafer. The HfO<sub>2</sub> thickness was also increased from ~22.8 to ~45.7 nm, to ensure complete coverage of the MFM stack. Note that these film thicknesses were verified by extraction from cross-sectional STEM images, such as the one shown in Figure 1b. Also, note that the subthreshold curve of the 2D NC-FET has been shifted by ~26 V to provide a more useful comparison between the 2D NC-FET and 2D-FET that are using the same MoS<sub>2</sub> channel.

The large negative shift in threshold voltage for the 2D NC-FET compared to the 2D-FET stems from a combination of



**Figure 4.** Comparison of 2D NC-FET with 2D-FET on same  $MoS_2$  channel. (a) Cross-sectional schematic of the device illustrating  $V_{int}$  and  $V_{NC}$  terminals. (b) Subthreshold curves from the same  $MoS_2$  channel gated either as a 2D-FET (using  $V_{int}$  as the active gate) or as a 2D NC-FET (using  $V_{NC}$ ). Note the threshold voltage of the 2D NC-FET was shifted positive to match up with that of the 2D-FET for a more useful comparison (see Figure SS). (c) Subthreshold swing from the 2D-FET and 2D NC-FET. The 2D-FET operates well above the thermal limit, while the 2D NC-FET has a large range in drain current where the SS is below 60 mV/dec.

factors, including the capacitance from the overlapping source/ drain contacts with the gate (illustrated in Figure 2) and trapped charges in the HZO and HfO<sub>2</sub> layers. First, to determine the impact of the overlap capacitance on the threshold voltage shift, a model was developed for the 2D NC-FET, as described in the Supporting Information section. Results of the model, shown in Figure S3, give evidence that an increase in the overlap capacitance  $(C_{ov})$  results in a more negative threshold voltage shift. There was a limitation on the amount of  $C_{ov}$  that could be introduced in the model, and a  $C_{ov}$ between 20% to 90% of the 2D-FET capacitance  $(C_{\text{2D-FET}})$  was investigated. The actual  $C_{\rm ov}$  in our experimental 2D NC-FETs is even larger than 90% of  $C_{\rm 2D\text{-}FET}$  since the entire source and drain contact pads overlap with  $V_{\text{int}}$ . However,  $C_{\text{ov}}$  is still not solely responsible for the observed negative shift in threshold voltage, as the presence of trapped charges within the HZO and/or the HfO<sub>2</sub> layers was also identified as a contributing factor. This was confirmed by comparing 2D NC-FETs fabricated with different thicknesses of the HZO and HfO2 (both layers were scaled concurrently). When the HZO was increased in thickness by ~50% and HfO<sub>2</sub> by ~100%, the negative shift in threshold voltage more than doubled. Since the relative  $C_{ov}$  compared to  $C_{2D-FET}$  would be nominally consistent for these devices, this result gives evidence for the substantial impact that the HZO and HfO2 thicknesses play in the observed threshold shift. As thinning the HZO will bring  $V_{\rm th}$ closer to 0 V, the recent demonstrations of sub-2 nm HZO exhibiting ferroelectricity is very encouraging for future iterations of these devices.  $^{29}\,$ 

Additional fabricated devices point to the reliability and repeatability of the NC effect in 2D NC-FETs. The subthreshold characteristics of 2D NC-FETs using another  $MoS_2$  flake  $\sim 7$  nm thick are given in Figure S4a. Here, the

#### **Nano Letters**

ferroelectric and HfO<sub>2</sub> thicknesses were 12.3 and 22.8 nm, respectively, and  $L_{\rm ch} = 500$  nm. Providing for variations across different MoS<sub>2</sub> flakes, this device displays comparative performance to that shown in Figure 2a, where a sub-60 mV/dec SS is achieved at each  $V_{\rm ds}$ . The observed voltage gains ( $dV_{\rm int}/dV_{\rm NC}$ ) again occur at  $V_{\rm th}$ , as seen in Figure S4c. Decreases observed in the gain compared to the device in Figure 1e are attributed to current leakage along the grain boundaries of the thicker ferroelectric in the MFM capacitor. This type of leakage produces "leaky" ferroelectric behavior, where the edges of the P-E characteristics are slightly rounded, as shown from the 600 °C anneal characteristic in Figure S2c. Regardless of the drop, the voltage gain at each  $V_{\rm ds}$  is still comparable to, if not greater than, that of reported NC-FETs from 3D silicon channels.<sup>7,19–22</sup>

The effects of varying the sweep rate on the subthreshold characteristics were also investigated. These devices utilized the thicker HZO and HfO<sub>2</sub> films of 18.6 and 45.7 nm, respectively. Hysteresis curves at measurement lengths of 6, 8, and 10  $\mu$ s corresponding to sweep rates of 19.84, 16.88, and 11.90 Hz, respectively, are provided in Figure S6a. The data was obtained from the same 2D NC-FET, with all other device parameters held constant. Of most importance are the linear shifts observed in the threshold voltages and in the hysteresis in Figure S6b. Shorter measurement times (higher sweep rates) lowered the hysteresis present in the device, yet had no effect on either  $I_{\text{OFF}}$  or on the return sweep  $V_{\text{th}}$ . While this effect requires further investigation to interpret its precise/quantitative origin, it is attributed to interface traps in the gate stack, especially since the sweep rate dependence of hysteresis in a traditional MFM is typically opposite the observation in these devices (hysteresis for MFMs increases with sweep rate). In this case, the small changes in sweep rate explored in Figure S6 are modulating the impact of interface traps based on the trap charging rates—a longer voltage pulse duration (slower sweep rate) allows for more traps to charge and thus yields more hysteresis. This has been observed in other nanomaterial-based FETs, where small decreases in the sweep rate yielded significant increases in hysteresis.<sup>40</sup> As nanomaterials offer no surface bonding to their supportive oxide substrate, they tend to be more prone to deleterious interface trap effects such as these. A more optimal 2D NC-FET device will be one that has minimized the interface trap density so as to minimize its impact on operation in these ways.

In conclusion, 2D NC-FETs with repeatable, sustained sub-60 mV/dec switching have been demonstrated using 2D MoS<sub>2</sub> channels and CMOS-compatible HZO ferroelectric. The 2D MoS<sub>2</sub> provides the most scalable channel to stabilize the NCeffect and achieve large voltage gains, resulting in SS below the thermal limit over more than 4 orders of magnitude of drain current. Extensive improvement in subthreshold performance was shown with the 2D NC-FET compared to a 2D-FET on the same MoS<sub>2</sub> channel. Shifts in  $V_{\rm th}$  were found to be correlated with overlap capacitance and HZO and HfO<sub>2</sub> thickness—the thinner the HZO and HfO<sub>2</sub> layers, the lower (closer to 0 V) the  $V_{\rm th}$ . Analysis of hysteresis, including its dependence on bias and sweep rate, and of the voltage gain were also included. These results show great promise for 2D NC-FETs to enable scalable, low-voltage transistors.

# ASSOCIATED CONTENT

#### **S** Supporting Information

The Supporting Information is available free of charge on the ACS Publications website at DOI: 10.1021/acs.nano-lett.7b01584.

2D NC-FET fabrication and characterization processes, modeling of 2D NC-FET, voltage gain with increasing  $V_{ds}$  and repeatability, threshold voltage shift, sweep rate dependence, and energy-dispersive spectroscopy (PDF)

# AUTHOR INFORMATION

#### **Corresponding Author**

\*E-mail: aaron.franklin@duke.edu.

#### ORCID 💿

Katherine Price: 0000-0001-6120-0020

Aaron D. Franklin: 0000-0002-1128-9327

#### **Author Contributions**

F.A.M. and A.D.F. designed all experiments. F.A.M. completed all fabrication and characterization with the assistance of Y.C.L. in ferroelectric characterization and K.P. in ALD processing. G.B.R. helped develop and qualify ALD processes. S.K. and S.S. performed device simulations. F.A.M., S.S., S.K., and A.D.F. analyzed and interpreted all data. All authors commented on the manuscript.

### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

We are grateful for the assistance of Roberto Garcia and Rohan Dhall from the North Carolina State University Nanofabrication Facility in obtaining cross-sectional STEM images and EDS analysis of the devices. This work was supported by National Science Foundation (grant ECCS-1656240). F.A.M. acknowledges support from the National Science Foundation (NSF) through the NSF Graduate Research Fellowship under grant no. DGF 1106401. This work was performed in part at the Duke University Shared Materials Instrumentation Facility (SMIF), a member of the North Carolina Research Triangle Nanotechnology Network (RTNN), which is supported by the National Science Foundation (Grant ECCS-1542015) as part of the National Nanotechnology Coordinated Infrastructure (NNCI).

## REFERENCES

 Chang, L.; Frank, D. J.; Montoye, R. K.; Koester, S. J.; Ji, B. L.; Coteus, P. W.; Dennard, R. H.; Haensch, W. *Proc. IEEE* 2010, *98*, 215.
Waldrop, M. M. *Nature* 2016, *530*, 144–147.

- (3) Franklin, A. D. Science 2015, 349, aab2750.
- (4) Salahuddin, S.; Datta, S. Nano Lett. 2008, 8, 405-410.
- (5) Zhou, C.; Chai, Y. Adv. Electron. Mater. 2017, 3, 1600400.

(6) Dasgupta, S.; Rajashekhar, A.; Majumdar, K.; Agrawal, N.; Razavieh, A.; Trolier-Mckinstry, S. *IEEE J. Explor. Solid-State Comput. Devices Circuits* **2015**, *1*, 43–48.

(7) Rusu, A.; Salvatore, G. A.; Jiménez, D.; Ionescu, A. M. Metal-Ferroelectric-Metal-Oxide-Semiconductor Field Effect Transistor with Sub-60mV/decade Subthreshold Swing and Internal Voltage Amplification. *IEEE Int. Electron Devices Meet.* **2010**, DOI: 10.1109/IEDM.2010.5703374.

(8) Khan, A. I.; Yeung, C. W.; Hu, C.; Salahuddin, S. Ferroelectric negative capacitance MOSFET: Capacitance Tuning & Antiferroelectric Operation. *IEEE Int. Electron Devices Meet.* **2011**, DOI: 10.1109/IEDM.2011.6131532. (9) Salvatore, G. A.; Bouvet, D.; Ionescu, A. M. Demonstration of Subthrehold Swing Smaller than 60mV/Decade in Fe-FET with P(VDF-TrFE)/SiO<sub>2</sub> Gate Stack. *IEEE Int. Electron Devices Meet.* **2008**, 1.

(10) Jo, J.; Shin, C. Curr. Appl. Phys. 2015, 15, 352-355.

(11) Jo, J.; Shin, C. IEEE Electron Device Lett. 2016, 37, 245-248.

(12) Lee, M. H.; Wei, Y.; Chu, K.; Huang, J.; Chen, C.; Cheng, C.; Chen, M.; Lee, H.; Chen, Y.; Lee, L.; Tsai, M. *IEEE Electron Device Lett.* **2015**, *36*, 294–296.

(13) Naber, R. C. G.; Asadi, K.; Blom, P. W. M.; de Leeuw, D. M.; de Boer, B. *Adv. Mater.* **2010**, *22*, 933–945.

(14) Hung, M. I. N.; Wei, Y. T.; Liu, C.; Huang, J.; Tang, M.; Chueh, Y.; Chu, K.; Chen, M.; Lee, H.; Chen, Y.; Lee, L.; Tsai, M. *IEEE J. Electron Devices Soc.* **2015**, *3*, 377–381.

(15) Ko, E.; Lee, J. W.; Shin, C. *IEEE Electron Device Lett.* 2017, 38, 418–421.

(16) Khan, A.; Chatterjee, K.; Duarte, J.; Lu, Z.; Khandelwal, S.; Ramesh, R.; Hu, C.; Salahudin, S. *IEEE Electron Device Lett.* **2016**, *37*, 111–114.

(17) Karda, K.; Jain, A.; Mouli, C.; Alam, M. A. Appl. Phys. Lett. 2015, 106, 163501.

(18) Jain, A.; Alam, M. A. IEEE Trans. Electron Devices 2014, 61, 3546–3552.

(19) Jo, J.; Choi, W. Y.; Park, J. D.; Shim, J. W.; Yu, H. Y.; Shin, C. Nano Lett. **2015**, 15, 4553–4556.

(20) Salvatore, G. A.; Rusu, A.; Ionescu, A. M. Appl. Phys. Lett. 2012, 100, 163504.

(21) Park, J. H.; Joo, S. K. Appl. Phys. Lett. 2016, 108, 103504.

(22) Appleby, D. J. R.; Ponon, N. K.; Kwa, K. S. K.; Zou, B.; Petrov, P. K.; Wang, T.; Alford, N. M.; O'Neill, A. *Nano Lett.* **2014**, *14*, 3864–3868.

(23) Park, M. H.; Lee, Y. H.; Kim, H. J.; Kim, Y. J.; Moon, T.; Do Kim, K.; Müller, J.; Kersch, A.; Schroeder, U.; Mikolajick, T.; Hwang, C. S. *Adv. Mater.* **2015**, *27*, 1811–1831.

(24) Muller, J.; Boscke, T. S.; Schröder, U.; Mueller, S.; Bräuhaus, D.; Böttger, U.; Frey, L.; Mikolajick, T. Nano Lett. **2012**, *12*, 4318–4323.

(25) Böscke, T. S.; Müller, J.; Bräuhaus, D.; Schröder, U.; Böttger, U. Ferroelectricity in Hafnium Oxide: CMOS compatible Ferroelectric Field Effect Transistors. *IEEE Int. Electron Devices Meet.* **2011**, DOI: 10.1109/IEDM.2011.6131606.

(26) Böscke, T. S.; Müller, J.; Bräuhaus, D.; Schröder, U.; Böttger, U. *Appl. Phys. Lett.* **2011**, *99*, 102903.

(27) Müller, J.; Schröder, U.; Böscke, T. S.; Müller, I.; Böttger, U.; Wilde, L.; Sundqvist, J.; Lemberger, M.; Kücher, P.; Mikolajick, T.; Frey, L. J. Appl. Phys. **2011**, 110, 114113.

(28) Martin, D.; Müller, J.; Schenk, T.; Arruda, T. M.; Kumar, A.; Strelcov, E.; Yurchuk, E.; Müller, S.; Pohl, D.; Schröder, U.; Kalinin, S. V.; Mikolajick, T. *Adv. Mater.* **2014**, *26*, 8198–8202.

(29) Lee, M. H.; Fan, S. T.; Tang, C. H.; Chen, P. G.; Chou, Y. C.; Chen, H. H.; Kuo, J. Y.; Xie, M. J.; Liu, S. N.; Liao, M. H.; Jong, C. A.; Li, K. S.; Chen, M. H.; Liu, C. W. Physical Thickness 1.x nm Ferroelectric HfZrOx Negative Capacitance FETs. *IEEE Int. Electron Devices Meet.* **2016**, DOI: 10.1109/IEDM.2016.7838400.

(30) Chang, H. Y.; Yang, S.; Lee, J.; Tao, L.; Hwang, W. S.; Jena, D.; Lu, N.; Akinwande, D. ACS Nano **2013**, *7*, 5446–5452.

(31) Yoon, Y.; Ganapathi, K.; Salahuddin, S. Nano Lett. 2011, 11, 3768–3773.

(32) Mak, K. F.; Lee, C.; Hone, J.; Shan, J.; Heinz, T. F. Phys. Rev. Lett. 2010, 105, 136805.

(33) Pradhan, N. R.; Rhodes, D.; Feng, S.; Xin, Y.; Memaran, S.; Moon, B. H.; Terrones, H.; Terrones, M.; Balicas, L. *ACS Nano* **2014**, *8*, 5911–5920.

(34) Zhang, Y.; Ye, J.; Matsuhashi, Y.; Iwasa, Y. Nano Lett. 2012, 12, 1136–1140.

(35) Su, Y.; Kshirsagar, C. U.; Robbins, M. C.; Haratipour, N.; Koester, S. J. 2D Mater. 2016, 3, 011006.

(36) Li, W.; Birdwell, A. G.; Amani, M.; Burke, R. A.; Ling, X.; Lee, Y. H.; Liang, X.; Peng, L.; Richter, C. A.; Kong, J.; Gundlach, D. J.;

Nguyen, N. V. Phys. Rev. B: Condens. Matter Mater. Phys. 2014, 90, 1–8.

(37) Cao, W.; Kang, J.; Liu, W.; Khatami, Y.; Sarkar, D.; Banerjee, K. 2D electronics: Graphene and beyond. *Solid-State Device Res. Conf.* **2013**, 37.

(38) Liu, F.; Zhou, Y.; Wang, Y.; Liu, X.; Wang, J.; Guo, H. Npj Quantum Mater. 2016, 1, 16004.

(39) Mcguire, F. A.; Cheng, Z.; Price, K.; Franklin, A. D. Appl. Phys. Lett. 2016, 109, 093101.

(40) Wang, H.; Wu, Y.; Cong, C.; Shang, J.; Yu, T. ACS Nano 2010, 4, 7221–7228.